Darmowa dostawa z usługą Inpost oraz Orlen od 299.00 zł
InPost 13.99 DPD 25.99 Paczkomat 13.99 ORLEN Paczka 10.99 Poczta Polska 18.99

A Unified Approach for Timing Verification and Delay Fault Testing

Język AngielskiAngielski
Książka Miękka
Książka A Unified Approach for Timing Verification and Delay Fault Testing Mukund Sivaraman
Kod Libristo: 06796063
Wydawnictwo Springer, Berlin, styczeń 2013
Large system complexities and operation under tight timing constraints in rapidly shrinking technolo... Cały opis
? points 318 b
553.93
Dostępna u dostawcy w małych ilościach Wysyłamy za 10-15 dni

30 dni na zwrot towaru


Mogłoby Cię także zainteresować


TOP
Berserk Volume 22 Kentaro Miura / Miękka
common.buy 58.43
Reformer im Islam Muhammad Sameer Murtaza / Miękka
common.buy 133.56
Change of Power in the WTO Pia Lindstrom / Miękka
common.buy 251.17
Bellie Fit Basics Monique Hollowell Bs Cpt / Miękka
common.buy 67.65
USA Und Der Vietnam-Konflikt 1964-1967 Carl-Christoph Schweitzer / Miękka
common.buy 305.93
Towers of Germany Thomas Zabel / Twarda
common.buy 104.49
Disarming the Allies of Imperialism Michael G Murdock / Twarda
common.buy 720.16

Large system complexities and operation under tight timing constraints in rapidly shrinking technologies have made it extremely important to ensure correct temporal behavior of modern-day digital circuits, both before and after fabrication. Research in (pre-fabrication) timing verification and (post-fabrication) delay fault testing has evolved along largely disjoint lines in spite of the fact that they share many basic concepts. §A Unified Approach for Timing Verification and Delay Fault Testing applies concepts developed in the context of delay fault testing to path sensitization, which allows an accurate timing analysis mechanism to be developed. This path sensitization strategy is further applied for efficient delay fault diagnosis and delay fault coverage estimation. §A new path sensitization strategy called Signal Stabilization Time Analysis (SSTA) has been developed based on the fact that primitive PDFs determine the stabilization time of the circuit outputs. This analysis has been used to develop a feasible method of identifying the primitive PDFs in a general multi-level logic circuit. An approach to determine the maximum circuit delay using this primitive PDF identification mechanism is also presented. The Primitive PDF Identification-based Timing Analysis (PITA) approach is proved to determine the maximum floating mode circuit delay exactly under any component delay model, and provides several advantages over previously floating mode timing analyzers. §A framework for the diagnosis of circuit failures caused by distributed path delay faults is also presented. A metric to quantify the diagnosability of a path delay fault for a test is also proposed. Finally, the book presents a very realistic metric for delay fault coverage which accounts for delay fault size distributions and is applicable to any delay fault model. §A Unified Approach for Timing Verification and Delay Fault Testing will be of interest to university and industry researchers in timing analysis and delay fault testing as well as EDA tool development engineers and design verification engineers dealing with timing issues in ULSI circuits. §The book should also be of interest to digital designers and others interested in knowing the state of the art in timing verification and delay fault testing.

Podaruj tę książkę jeszcze dziś
To łatwe
1 Dodaj książkę do koszyka i wybierz „dostarczyć jako prezent” 2 W odpowiedzi wyślemy Ci bon 3 Książka dotrze na adres obdarowanego

Logowanie

Zaloguj się do swojego konta. Nie masz jeszcze konta Libristo? Utwórz je teraz!

 
obowiązkowe
obowiązkowe

Nie masz konta? Zyskaj korzyści konta Libristo!

Dzięki kontu Libristo będziesz mieć wszystko pod kontrolą.

Utwórz konto Libristo